Share to: share facebook share twitter share wa share telegram print page

Application-specific integrated circuit

A tray of application-specific integrated circuit (ASIC) chips
A packet processing ASIC inside an Ethernet switch

An application-specific integrated circuit (ASIC /ˈsɪk/) is an integrated circuit (IC) chip customized for a particular use, rather than intended for general-purpose use, such as a chip designed to run in a digital voice recorder or a high-efficiency video codec. Application-specific standard product chips are intermediate between ASICs and industry standard integrated circuits like the 7400 series or the 4000 series.[1] ASIC chips are typically fabricated using metal–oxide–semiconductor (MOS) technology, as MOS integrated circuit chips.[2]

As feature sizes have shrunk and chip design tools improved over the years, the maximum complexity (and hence functionality) possible in an ASIC has grown from 5,000 logic gates to over 100 million. Modern ASICs often include entire microprocessors, memory blocks including ROM, RAM, EEPROM, flash memory and other large building blocks. Such an ASIC is often termed a SoC (system-on-chip). Designers of digital ASICs often use a hardware description language (HDL), such as Verilog or VHDL, to describe the functionality of ASICs.[1]

Field-programmable gate arrays (FPGA) are the modern-day technology improvement on breadboards, meaning that they are not made to be application-specific as opposed to ASICs. Programmable logic blocks and programmable interconnects allow the same FPGA to be used in many different applications. For smaller designs or lower production volumes, FPGAs may be more cost-effective than an ASIC design, even in production. The non-recurring engineering (NRE) cost of an ASIC can run into the millions of dollars. Therefore, device manufacturers typically prefer FPGAs for prototyping and devices with low production volume and ASICs for very large production volumes where NRE costs can be amortized across many devices.[3]

History

Early ASICs used gate array technology. By 1967, Ferranti and Interdesign were manufacturing early bipolar gate arrays. In 1967, Fairchild Semiconductor introduced the Micromatrix family of bipolar diode–transistor logic (DTL) and transistor–transistor logic (TTL) arrays.[2]

Complementary metal–oxide–semiconductor (CMOS) technology opened the door to the broad commercialization of gate arrays. The first CMOS gate arrays were developed by Robert Lipp,[4][5] in 1974 for International Microcircuits, Inc. (IMI).[2]

Metal–oxide–semiconductor (MOS) standard-cell technology was introduced by Fairchild and Motorola, under the trade names Micromosaic and Polycell, in the 1970s. This technology was later successfully commercialized by VLSI Technology (founded 1979) and LSI Logic (1981).[2]

A successful commercial application of gate array circuitry was found in the low-end 8-bit ZX81 and ZX Spectrum personal computers, introduced in 1981 and 1982. These were used by Sinclair Research (UK) essentially as a low-cost I/O solution aimed at handling the computer's graphics.

Customization occurred by varying a metal interconnect mask. Gate arrays had complexities of up to a few thousand gates; this is now called mid-scale integration. Later versions became more generalized, with different base dies customized by both metal and polysilicon layers. Some base dies also include random-access memory (RAM) elements.

Standard-cell designs

In the mid-1980s, a designer would choose an ASIC manufacturer and implement their design using the design tools available from the manufacturer. While third-party design tools were available, there was not an effective link from the third-party design tools to the layout and actual semiconductor process performance characteristics of the various ASIC manufacturers. Most designers used factory-specific tools to complete the implementation of their designs. A solution to this problem, which also yielded a much higher density device, was the implementation of standard cells.[6] Every ASIC manufacturer could create functional blocks with known electrical characteristics, such as propagation delay, capacitance and inductance, that could also be represented in third-party tools. Standard-cell design is the utilization of these functional blocks to achieve very high gate density and good electrical performance. Standard-cell design is intermediate between § Gate-array and semi-custom design and § Full-custom design in terms of its non-recurring engineering and recurring component costs as well as performance and speed of development (including time to market).

By the late 1990s, logic synthesis tools became available. Such tools could compile HDL descriptions into a gate-level netlist. Standard-cell integrated circuits (ICs) are designed in the following conceptual stages referred to as electronics design flow, although these stages overlap significantly in practice:

  1. Requirements engineering: A team of design engineers starts with a non-formal understanding of the required functions for a new ASIC, usually derived from requirements analysis.
  2. Register-transfer level (RTL) design: The design team constructs a description of an ASIC to achieve these goals using a hardware description language. This process is similar to writing a computer program in a high-level language.
  3. Functional verification: Suitability for purpose is verified by functional verification. This may include such techniques as logic simulation through test benches, formal verification, emulation, or creating and evaluating an equivalent pure software model, as in Simics. Each verification technique has advantages and disadvantages, and most often several methods are used together for ASIC verification. Unlike most FPGAs, ASICs cannot be reprogrammed once fabricated and therefore ASIC designs that are not completely correct are much more costly, increasing the need for full test coverage.
  4. Logic synthesis: Logic synthesis transforms the RTL design into a large collection called of lower-level constructs called standard cells. These constructs are taken from a standard-cell library consisting of pre-characterized collections of logic gates performing specific functions. The standard cells are typically specific to the planned manufacturer of the ASIC. The resulting collection of standard cells and the needed electrical connections between them is called a gate-level netlist.
  5. Placement: The gate-level netlist is next processed by a placement tool which places the standard cells onto a region of an integrated circuit die representing the final ASIC. The placement tool attempts to find an optimized placement of the standard cells, subject to a variety of specified constraints.
  6. Routing: An electronics routing tool takes the physical placement of the standard cells and uses the netlist to create the electrical connections between them. Since the search space is large, this process will produce a "sufficient" rather than "globally optimal" solution. The output is a file which can be used to create a set of photomasks enabling a semiconductor fabrication facility, commonly called a 'fab' or 'foundry' to manufacture physical integrated circuits. Placement and routing are closely interrelated and are collectively called place and route in electronics design.
  7. Sign-off: Given the final layout, circuit extraction computes the parasitic resistances and capacitances. In the case of a digital circuit, this will then be further mapped into delay information from which the circuit performance can be estimated, usually by static timing analysis. This, and other final tests such as design rule checking and power analysis collectively called signoff are intended to ensure that the device will function correctly over all extremes of the process, voltage and temperature. When this testing is complete the photomask information is released for chip fabrication.

These steps, implemented with a level of skill common in the industry, almost always produce a final device that correctly implements the original design, unless flaws are later introduced by the physical fabrication process.[7]

The design steps also called design flow, are also common to standard product design. The significant difference is that standard-cell design uses the manufacturer's cell libraries that have been used in potentially hundreds of other design implementations and therefore are of much lower risk than a full custom design. Standard cells produce a design density that is cost-effective, and they can also integrate IP cores and static random-access memory (SRAM) effectively, unlike gate arrays.

Gate-array and semi-custom design

Microscope photograph of a gate-array ASIC showing the predefined logic cells and custom interconnections. This particular design uses less than 20% of available logic gates.

Gate array design is a manufacturing method in which diffused layers, each consisting of transistors and other active devices, are predefined and electronics wafers containing such devices are "held in stock" or unconnected prior to the metallization stage of the fabrication process. The physical design process defines the interconnections of these layers for the final device. For most ASIC manufacturers, this consists of between two and nine metal layers with each layer running perpendicular to the one below it. Non-recurring engineering costs are much lower than full custom designs, as photolithographic masks are required only for the metal layers. Production cycles are much shorter, as metallization is a comparatively quick process; thereby accelerating time to market.

Gate-array ASICs are always a compromise between rapid design and performance as mapping a given design onto what a manufacturer held as a stock wafer never gives 100% circuit utilization. Often difficulties in routing the interconnect require migration onto a larger array device with a consequent increase in the piece part price. These difficulties are often a result of the layout EDA software used to develop the interconnect.

Pure, logic-only gate-array design is rarely implemented by circuit designers today, having been almost entirely replaced by field-programmable devices. The most prominent of such devices are field-programmable gate arrays (FPGAs) which can be programmed by the user and thus offer minimal tooling charges, non-recurring engineering, only marginally increased piece part cost, and comparable performance.

Today, gate arrays are evolving into structured ASICs that consist of a large IP core like a CPU, digital signal processor units, peripherals, standard interfaces, integrated memories, SRAM, and a block of reconfigurable, uncommitted logic. This shift is largely because ASIC devices are capable of integrating large blocks of system functionality, and systems on a chip (SoCs) require glue logic, communications subsystems (such as networks on chip), peripherals, and other components rather than only functional units and basic interconnection.

In their frequent usages in the field, the terms "gate array" and "semi-custom" are synonymous when referring to ASICs. Process engineers more commonly use the term "semi-custom", while "gate-array" is more commonly used by logic (or gate-level) designers.

Full-custom design

Microscope photograph of custom ASIC (486 chipset) showing gate-based design on top and custom circuitry on bottom

By contrast, full-custom ASIC design defines all the photolithographic layers of the device.[6] Full-custom design is used for both ASIC design and for standard product design.

The benefits of full-custom design include reduced area (and therefore recurring component cost), performance improvements, and also the ability to integrate analog components and other pre-designed—and thus fully verified—components, such as microprocessor cores, that form a system on a chip.

The disadvantages of full-custom design can include increased manufacturing and design time, increased non-recurring engineering costs, more complexity in the computer-aided design (CAD) and electronic design automation systems, and a much higher skill requirement on the part of the design team.

For digital-only designs, however, "standard-cell" cell libraries, together with modern CAD systems, can offer considerable performance/cost benefits with low risk. Automated layout tools are quick and easy to use and also offer the possibility to "hand-tweak" or manually optimize any performance-limiting aspect of the design.

This is designed by using basic logic gates, circuits or layout specially for a design.

Structured design

Structured ASIC design (also referred to as "platform ASIC design") is a relatively new trend in the semiconductor industry, resulting in some variation in its definition. However, the basic premise of a structured ASIC is that both manufacturing cycle time and design cycle time are reduced compared to cell-based ASIC, by virtue of there being pre-defined metal layers (thus reducing manufacturing time) and pre-characterization of what is on the silicon (thus reducing design cycle time).

Definition from Foundations of Embedded Systems states that:[8]

In a "structured ASIC" design, the logic mask-layers of a device are predefined by the ASIC vendor (or in some cases by a third party). Design differentiation and customization is achieved by creating custom metal layers that create custom connections between predefined lower-layer logic elements. "Structured ASIC" technology is seen as bridging the gap between field-programmable gate arrays and "standard-cell" ASIC designs. Because only a small number of chip layers must be custom-produced, "structured ASIC" designs have much smaller non-recurring expenditures (NRE) than "standard-cell" or "full-custom" chips, which require that a full mask set be produced for every design.

— Foundations of Embedded Systems

This is effectively the same definition as a gate array. What distinguishes a structured ASIC from a gate array is that in a gate array, the predefined metal layers serve to make manufacturing turnaround faster. In a structured ASIC, the use of predefined metallization is primarily to reduce cost of the mask sets as well as making the design cycle time significantly shorter.

For example, in a cell-based or gate-array design the user must often design power, clock, and test structures themselves. By contrast, these are predefined in most structured ASICs and therefore can save time and expense for the designer compared to gate-array based designs. Likewise, the design tools used for structured ASIC can be substantially lower cost and easier (faster) to use than cell-based tools, because they do not have to perform all the functions that cell-based tools do. In some cases, the structured ASIC vendor requires customized tools for their device (e.g., custom physical synthesis) be used, also allowing for the design to be brought into manufacturing more quickly.

Cell libraries, IP-based design, hard and soft macros

Cell libraries of logical primitives are usually provided by the device manufacturer as part of the service. Although they will incur no additional cost, their release will be covered by the terms of a non-disclosure agreement (NDA) and they will be regarded as intellectual property by the manufacturer. Usually, their physical design will be pre-defined so they could be termed "hard macros".

What most engineers understand as "intellectual property" are IP cores, designs purchased from a third-party as sub-components of a larger ASIC. They may be provided in the form of a hardware description language (often termed a "soft macro"), or as a fully routed design that could be printed directly onto an ASIC's mask (often termed a "hard macro"). Many organizations now sell such pre-designed cores – CPUs, Ethernet, USB or telephone interfaces – and larger organizations may have an entire department or division to produce cores for the rest of the organization. The company ARM only sells IP cores, making it a fabless manufacturer.

Indeed, the wide range of functions now available in structured ASIC design is a result of the phenomenal improvement in electronics in the late 1990s and early 2000s; as a core takes a lot of time and investment to create, its re-use and further development cuts product cycle times dramatically and creates better products. Additionally, open-source hardware organizations such as OpenCores are collecting free IP cores, paralleling the open-source software movement in hardware design.

Soft macros are often process-independent (i.e. they can be fabricated on a wide range of manufacturing processes and different manufacturers). Hard macros are process-limited and usually further design effort must be invested to migrate (port) to a different process or manufacturer.

Multi-project wafers

Some manufacturers and IC design houses offer multi-project wafer service (MPW) as a method of obtaining low cost prototypes. Often called shuttles, these MPWs, containing several designs, run at regular, scheduled intervals on a "cut and go" basis, usually with limited liability on the part of the manufacturer. The contract involves delivery of bare dies or the assembly and packaging of a handful of devices. The service usually involves the supply of a physical design database (i.e. masking information or pattern generation (PG) tape). The manufacturer is often referred to as a "silicon foundry" due to the low involvement it has in the process.

Application-specific standard product

Renesas M66591GP: USB2.0 Peripheral Controller

An application-specific standard product or ASSP is an integrated circuit that implements a specific function that appeals to a wide market. As opposed to ASICs that combine a collection of functions and are designed by or for one customer, ASSPs are available as off-the-shelf components. ASSPs are used in all industries, from automotive to communications.[citation needed] As a general rule, if you can find a design in a data book, then it is probably not an ASIC, but there are some exceptions.[clarification needed]

For example, two ICs that might or might not be considered ASICs are a controller chip for a PC and a chip for a modem. Both of these examples are specific to an application (which is typical of an ASIC) but are sold to many different system vendors (which is typical of standard parts). ASICs such as these are sometimes called application-specific standard products (ASSPs).

Examples of ASSPs are encoding/decoding chip, Ethernet network interface controller chip, etc.

See also

References

  1. ^ a b Barr, Keith (2007). ASIC Design in the Silicon Sandbox: A Complete Guide to Building Mixed-signal Integrated Circuits. New York: McGraw-Hill. ISBN 978-0-07-148161-8. OCLC 76935560.
  2. ^ a b c d "1967: Application Specific Integrated Circuits employ Computer-Aided Design". The Silicon Engine. Computer History Museum. Retrieved 9 November 2019.
  3. ^ Kriegbaum, Jeff (13 September 2004). "FPGA's vs. ASIC's". EE Times.
  4. ^ Lipp, Bob oral history. Computer History Museum. 14 February 2017. Retrieved 28 January 2018. {{cite book}}: |website= ignored (help)
  5. ^ "People". The Silicon Engine. Computer History Museum. Retrieved 28 January 2018.
  6. ^ a b Smith, Michael John Sebastian (1997). Application-Specific Integrated Circuits. Addison-Wesley Professional. ISBN 978-0-201-50022-6.
  7. ^ Hurley, Jaden Mclean & Carmen. (2019). Logic Design. EDTECH. ISBN 978-1-83947-319-7. OCLC 1132366891.
  8. ^ Barkalov, Alexander; Titarenko, Larysa; Mazurkiewicz, Małgorzata (2019). Foundations of Embedded Systems. Studies in Systems, Decision and Control. Vol. 195. Cham: Springer International Publishing. doi:10.1007/978-3-030-11961-4. ISBN 9783030119607. S2CID 86596100.

Sources

External links

Read other articles:

Ini adalah sebuah nama Indonesia yang tidak menggunakan nama keluarga. Andjar AsmaraAndjar, 1930LahirAbisin Abbas(1902-02-26)26 Februari 1902 Alahan Panjang, Sumatera Barat, Hindia BelandaMeninggal20 Oktober 1961(1961-10-20) (umur 59)Cipanas, Cianjur, Jawa Barat, IndonesiaKebangsaanIndonesiaDikenal atasJurnalisme, karya drama, film Abisin Abbas (26 Februari 1902 – 20 Oktober 1961), lebih dikenal dengan nama samaran Andjar Asmara, merupakan seorang penulis drama dan sutradara…

Relleno de seguridad para residuos químicos peligrosos provenientes de la minería (se aprecian los geotextiles en las paredes). El relleno de seguridad es un depósito de seguridad diseñado para contener sustancias potencialmente peligrosas para la salud humana y el ambiente. Su especial diseño y gestión está respaldado por las normativas legales nacionales e internacionales y debe ser lo suficientemente seguro para confinar indefinidamente dichas sustancias. Es un diseño autorizado para …

Kiki MariaLahir10 September 1962 (umur 61)Magelang, Jawa Tengah, IndonesiaPekerjaanPemeranpresenterpenyanyiSuami/istriFX Abiyarso BoyohAnak Misha Johanna Ignas Boyoh Karier musikGenrePopJazzTahun aktif1972—sekarang Meiske Maria Petra (lahir 10 September 1962) merupakan seorang pemeran, penyanyi dan presenter berkebangsaan Indonesia.[1] Keluarga Ia adalah putri bintang film yang populer pada tahun 1980-an, Suzanna dengan aktor Dicky Suprapto.[2][3] Karier Kiki telah…

Bagian dari seriGereja Katolik menurut negara Afrika Afrika Selatan Afrika Tengah Aljazair Angola Benin Botswana Burkina Faso Burundi Chad Eritrea Eswatini Etiopia Gabon Gambia Ghana Guinea Guinea-Bissau Guinea Khatulistiwa Jibuti Kamerun Kenya Komoro Lesotho Liberia Libya Madagaskar Malawi Mali Maroko Mauritania Mauritius Mesir Mozambik Namibia Niger Nigeria Pantai Gading Republik Demokratik Kongo Republik Kongo Rwanda Sao Tome dan Principe Senegal Seychelles Sierra Leone Somalia Somaliland Sud…

Hérnia diafragmática Hérnia diafragmáticaEssa foto é de uma hérnia peritoneopericardial em um gato. A foto foi tirada durante necrópsia pelo lado direito do gato. À esquerda há o abdome, onde pode-se ver parte do fígado e a vesícula biliar. O diafragma está no meio. À direita está o tórax. O objeto mais largo que pode ser visto no tórax é o resto do fígado. Ao lado está o coração. O fígado estava conectado a si mesmo por um pequeno buraco no diafragma (não mostrado). Espec…

Kathedrale in Wells Das Bistum Bath und Wells (lat.: Dioecesis Bathoniensis et Wellensis) ist eine anglikanische Diözese in der Kirchenprovinz Canterbury der Church of England mit Sitz in Wells. Bis zur englischen Reformation war es eine römisch-katholische Diözese. Inhaltsverzeichnis 1 Geschichte 2 Siehe auch 3 Literatur 4 Weblinks Geschichte Abteikirche Bath, ehemals Kathedrale Das Bistum Bath und Wells wurde im Jahre 909 aus Gebietsabtretungen des Bistums Sherborne als Bistum Wells erricht…

Comité van de Regio's Het Europees Comité van de Regio's (CvdR)[1] is een politiek orgaan van de Europese Unie waarin vertegenwoordigers van het lokale en regionale bestuur zetelen. Het CvdR biedt decentrale overheden (regio's, districten, provincies, gemeenten en steden) de mogelijkheid om de instellingen van de EU rechtstreeks van advies te dienen. De oprichting van het Comité van de Regio's in 1994 had een tweeledig doel. Ten eerste wordt ongeveer drie kwart van de EU-wetgeving op …

Clint EastwoodEastwood at the 61st Annual Cannes Film Festival (2008)BornClint Eastwood Jr. (1930-05-31) May 31, 1930 (age 93)San Francisco, California, U.S.OccupationsActorfilm directorproducerYears active1954–present This article is part of a series about Clint Eastwood Early life Personal life Political life 2012 RNC appearance Filmography Discography Bibliography Awards and honors Malpaso Productions Man with No Name Harry Callahan Go ahead, make my day vte Clint Eastwood is an A…

For the town, see Horncastle. HorncastleHorncastle Urban District shown within Parts of Lindsey in 1970.Area • 19111,421 acres (5.75 km2) • 19611,421 acres (5.75 km2) Population • 19113,900 • 19613,771 History • Created1894 • Abolished1974 • Succeeded byEast Lindsey StatusUrban DistrictGovernmentHorncastle Urban District Council • HQHorncastle Horncastle was an Urban District in Parts o…

American basketball player (born 1978) Richard HamiltonHamilton speaking at a USO event in 2018Personal informationBorn (1978-02-14) February 14, 1978 (age 45)Coatesville, Pennsylvania, U.S.Listed height6 ft 7 in (2.01 m)Listed weight193 lb (88 kg)Career informationHigh schoolCoatesville Area(Coatesville, Pennsylvania)CollegeUConn (1996–1999)NBA draft1999: 1st round, 7th overall pickSelected by the Washington WizardsPlaying career1999–2013PositionShooting guardN…

Puerto de Da NangCảng Đà Nẵng Vista del puertoLocalizaciónSituación Da NangPaís  VietnamCoordenadas 16°04′00″N 108°14′00″E / 16.06666667, 108.2333333Datos generalesTipo marítimo [editar datos en Wikidata] El Puerto de Da Nang[1]​ (en vietnamita: Cảng Đà Nẵng) es un importante puerto situado en el centro de Vietnam, en la desembocadura del río Han en el Mar del Sur de China, en la ciudad de Đà Nẵng. Es el tercer sistema portuario…

American politician Greg TreatPresident pro tempore of the Oklahoma SenateIncumbentAssumed office January 3, 2019Preceded byMike SchulzMajority Leader of the Oklahoma SenateIn officeJanuary 3, 2017 – January 3, 2019Preceded byMike SchulzSucceeded byKim DavidMember of the Oklahoma Senatefrom the 47th districtIncumbentAssumed office January 10, 2011Preceded byTodd Lamb Personal detailsBorn (1978-05-09) May 9, 1978 (age 45)Political partyRepublicanSpouseMaressa TreatEducatio…

جالا جالامعلومات عامةالصنف الفني كوميديا، دراماتاريخ الصدور 30 مايو 2001مدة العرض ساعتيناللغة الأصلية ‍العربيةالبلد  مصرالطاقمالمخرج مازن الجبليالكاتب صلاح متوليالبطولة جالا فهمي ياسمين عبد العزيز فارس مها أحمد أحمد شاكر أحمد عقل عادل الفار شمس عبد الله فرغلي سامي العد…

Overview 1708 to 1832 1832 to 1868 1868 to 1885 1885 to 1918 1918 to 1950 1950 to 1955 1955 to 1974 1974 to 1983 1983 to 1997 1997 to 2005 2005 to present The results of the First Periodical Review of the Boundary Commission for Scotland became effective for the 1955 general election of the House of Commons of the Parliament of the United Kingdom (Westminster). The review defined 32 burgh constituencies (BCs) and 39 county constituencies (CCs), with each electing one Member of Parliament (MP) by…

German motorcycle racer Markus ReiterbergerReiterberger at the 2015 24 Heures MotoNationalityGermanBorn (1994-03-09) 9 March 1994 (age 29)Trostberg, GermanyCurrent teamShaun Muir RacingBike number28Websitemarkus-reiterberger.com Motorcycle racing career statistics Moto2 World ChampionshipActive years2012 ManufacturersMZ-RE Honda Championships0 2012 championship positionNC (0 pts) Starts Wins Podiums Poles F. laps Points 1 0 0 0 0 0 Superbike World ChampionshipActive years2013, 201…

هذه المقالة يتيمة إذ تصل إليها مقالات أخرى قليلة جدًا. فضلًا، ساعد بإضافة وصلة إليها في مقالات متعلقة بها. (سبتمبر 2022) فلوريان ديك   معلومات شخصية الميلاد 9 نوفمبر 1984 (العمر 39 سنة)بروخزال  الطول 1.83 م (6 قدم 0 بوصة) مركز اللعب مدافع الجنسية ألمانيا  مسيرة الشباب سنو…

CatmanPoster ResmiNama lainTionghoa我爱喵星人 Sutradara Park Hee-kon ProduserDitulis olehPemeranOh Se-hunWu QianDistributorBoston E&MCroton MediaTanggal rilis2017Durasi90 menitNegara Tiongkok Korea Selatan Bahasa Tionghoa Catman adalah sebuah film fantasi-romantis Korea Selatan-Tiongkok yang disutradarai Park Hee-gon[1] dan dibintangi oleh Oh Se-hun,[2] dan Wu Qian. Film ini dijadwalkan dirilis pada paruh pertama 2017.[3][4][5] Alur Liang Qu…

Mumbai Metro's Red Line 7 metro station Goregaon (East)गोरेगाव पूर्वMumbai Metro stationGeneral informationLocationNESCO, Goregaon, Mumbai, Maharashtra 400063Coordinates19°09′10″N 72°51′23″E / 19.15272°N 72.85652°E / 19.15272; 72.85652Owned byMumbai Metropolitan Region Development Authority (MMRDA)Operated byMaha Mumbai Metro Operation Corporation Limited (MMMOCL)Line(s)Line 7Platforms2 (2 side platform)Tracks2ConstructionStructure type…

The correct title of this article is MiniDiscs [Hacked]. The substitution of any brackets is due to technical restrictions. 2019 compilation album by RadioheadMiniDiscs [Hacked]Cover of MD111, the first of the MiniDiscsCompilation album by RadioheadReleased11 June 2019 (2019-06-11)Recorded1995–1997Length978:52LabelSelf-released; distributed via BandcampRadiohead chronology OK Computer OKNOTOK 1997 2017(2017) ''MiniDiscs [Hacked]''(2019) Kid A Mnesia(2021) MiniDiscs [Hack…

ジョー・ジャクソンJoe Jackson 基本情報国籍 アメリカ合衆国出身地 サウスカロライナ州ピケンズ郡生年月日 1887年7月16日没年月日 (1951-12-05) 1951年12月5日(64歳没)身長体重 6' 1 =約185.4 cm200 lb =約90.7 kg選手情報投球・打席 右投左打ポジション 外野手初出場 1908年8月25日最終出場 1920年9月27日経歴(括弧内はプロチーム在籍年度) フィラデルフィア・アスレチックス (1908 - 190…

Kembali kehalaman sebelumnya

Lokasi Pengunjung: 18.117.103.255