Share to: share facebook share twitter share wa share telegram print page

Transactional Synchronization Extensions

Transactional Synchronization Extensions (TSX), also called Transactional Synchronization Extensions New Instructions (TSX-NI), is an extension to the x86 instruction set architecture (ISA) that adds hardware transactional memory support, speeding up execution of multi-threaded software through lock elision. According to different benchmarks, TSX/TSX-NI can provide around 40% faster applications execution in specific workloads, and 4–5 times more database transactions per second (TPS).[1][2][3][4]

TSX/TSX-NI was documented by Intel in February 2012, and debuted in June 2013 on selected Intel microprocessors based on the Haswell microarchitecture.[5][6][7] Haswell processors below 45xx as well as R-series and K-series (with unlocked multiplier) SKUs do not support TSX/TSX-NI.[8] In August 2014, Intel announced a bug in the TSX/TSX-NI implementation on current steppings of Haswell, Haswell-E, Haswell-EP and early Broadwell CPUs, which resulted in disabling the TSX/TSX-NI feature on affected CPUs via a microcode update.[9][10]

In 2016, a side-channel timing attack was found by abusing the way TSX/TSX-NI handles transactional faults (i.e. page faults) in order to break kernel address space layout randomization (KASLR) on all major operating systems.[11] In 2021, Intel released a microcode update that disabled the TSX/TSX-NI feature on CPU generations from Skylake to Coffee Lake, as a mitigation for discovered security issues.[12]

Support for TSX/TSX-NI emulation is provided as part of the Intel Software Development Emulator.[13] There is also experimental support for TSX/TSX-NI emulation in a QEMU fork.[14]

Features

TSX/TSX-NI provides two software interfaces for designating code regions for transactional execution. Hardware Lock Elision (HLE) is an instruction prefix-based interface designed to be backward compatible with processors without TSX/TSX-NI support. Restricted Transactional Memory (RTM) is a new instruction set interface that provides greater flexibility for programmers.[15]

TSX/TSX-NI enables optimistic execution of transactional code regions. The hardware monitors multiple threads for conflicting memory accesses, while aborting and rolling back transactions that cannot be successfully completed. Mechanisms are provided for software to detect and handle failed transactions.[15]

In other words, lock elision through transactional execution uses memory transactions as a fast path where possible, while the slow (fallback) path is still a normal lock.

Hardware Lock Elision

Hardware Lock Elision (HLE) adds two new instruction prefixes, XACQUIRE and XRELEASE. These two prefixes reuse the opcodes of the existing REPNE / REPE prefixes (F2H / F3H). On processors that do not support HLE, REPNE / REPE prefixes are ignored on instructions for which the XACQUIRE / XRELEASE are valid, thus enabling backward compatibility.[16]

The XACQUIRE prefix hint can only be used with the following instructions with an explicit LOCK prefix: ADD, ADC, AND, BTC, BTR, BTS, CMPXCHG, CMPXCHG8B, DEC, INC, NEG, NOT, OR, SBB, SUB, XOR, XADD, and XCHG. The XCHG instruction can be used without the LOCK prefix as well.

The XRELEASE prefix hint can be used both with the instructions listed above, and with the MOV mem, reg and MOV mem, imm instructions.

HLE allows optimistic execution of a critical section by skipping the write to a lock, so that the lock appears to be free to other threads. A failed transaction results in execution restarting from the XACQUIRE-prefixed instruction, but treating the instruction as if the XACQUIRE prefix were not present.

Restricted Transactional Memory

Restricted Transactional Memory (RTM) is an alternative implementation to HLE which gives the programmer the flexibility to specify a fallback code path that is executed when a transaction cannot be successfully executed. Unlike HLE, RTM is not backward compatible with processors that do not support it. For backward compatibility, programs are required to detect support for RTM in the CPU before using the new instructions.

RTM adds three new instructions: XBEGIN, XEND and XABORT. The XBEGIN and XEND instructions mark the start and the end of a transactional code region; the XABORT instruction explicitly aborts a transaction. Transaction failure redirects the processor to the fallback code path specified by the XBEGIN instruction, with the abort status returned in the EAX register.

EAX register
bit position
Meaning
0 Set if abort caused by XABORT instruction.
1 If set, the transaction may succeed on a retry. This bit is always clear if bit 0 is set.
2 Set if another logical processor conflicted with a memory address that was part of the transaction that aborted.
3 Set if an internal buffer overflowed.
4 Set if debug breakpoint was hit.
5 Set if an abort occurred during execution of a nested transaction.
23:6 Reserved.
31:24 XABORT argument (only valid if bit 0 set, otherwise reserved).

XTEST instruction

TSX/TSX-NI provides a new XTEST instruction that returns whether the processor is executing a transactional region. This instruction is supported by the processor if it supports HLE or RTM or both.

TSX Suspend Load Address Tracking

TSX/TSX-NI Suspend Load Address Tracking (TSXLDTRK) is an instruction set extension that allows to temporarily disable tracking loads from memory in a section of code within a transactional region. This feature extends HLE and RTM, and its support in the processor must be detected separately.

TSXLDTRK introduces two new instructions, XSUSLDTRK and XRESLDTRK, for suspending and resuming load address tracking, respectively. While the tracking is suspended, any loads from memory will not be added to the transaction read set. This means that, unless these memory locations were added to the transaction read or write sets outside the suspend region, writes at these locations by other threads will not cause transaction abort. Suspending load address tracking for a portion of code within a transactional region allows to reduce the amount of memory that needs to be tracked for read-write conflicts and therefore increase the probability of successful commit of the transaction.

Implementation

Intel's TSX/TSX-NI specification describes how the transactional memory is exposed to programmers, but withholds details on the actual transactional memory implementation.[17] Intel specifies in its developer's and optimization manuals that Haswell maintains both read-sets and write-sets at the granularity of a cache line, tracking addresses in the L1 data cache of the processor.[18][19][20][21] Intel also states that data conflicts are detected through the cache coherence protocol.[19]

Haswell's L1 data cache has an associativity of eight. This means that in this implementation, a transactional execution that writes to nine distinct locations mapping to the same cache set will abort. However, due to micro-architectural implementations, this does not mean that fewer accesses to the same set are guaranteed to never abort. Additionally, in CPU configurations with Hyper-Threading Technology, the L1 cache is shared between the two threads on the same core, so operations in a sibling logical processor of the same core can cause evictions.[19]

Independent research points into Haswell’s transactional memory most likely being a deferred update system using the per-core caches for transactional data and register checkpoints.[17] In other words, Haswell is more likely to use the cache-based transactional memory system, as it is a much less risky implementation choice. On the other hand, Intel's Skylake or later may combine this cache-based approach with memory ordering buffer (MOB) for the same purpose, possibly also providing multi-versioned transactional memory that is more amenable to speculative multithreading.[22]

History and bugs

In August 2014, Intel announced that a bug exists in the TSX/TSX-NI implementation on Haswell, Haswell-E, Haswell-EP and early Broadwell CPUs, which resulted in disabling the TSX/TSX-NI feature on affected CPUs via a microcode update.[9][10][23] The bug was fixed in F-0 steppings of the vPro-enabled Core M-5Y70 Broadwell CPU in November 2014.[24]

The bug was found and then reported during a diploma thesis in the School of Electrical and Computer Engineering of the National Technical University of Athens.[25]

In October 2018, Intel disclosed a TSX/TSX-NI memory ordering issue found in some Skylake processors.[26] As a result of a microcode update, HLE support was disabled in the affected CPUs, and RTM was mitigated by sacrificing one performance counter when used outside of Intel SGX mode or System Management Mode (SMM). System software would have to either effectively disable RTM or update performance monitoring tools not to use the affected performance counter.

In June 2021, Intel published a microcode update that further disables TSX/TSX-NI on various Xeon and Core processor models from Skylake through Coffee Lake and Whiskey Lake as a mitigation for TSX Asynchronous Abort (TAA) vulnerability. Earlier mitigation for memory ordering issue was removed.[27] By default, with the updated microcode, the processor would still indicate support for RTM but would always abort the transaction. System software is able to detect this mode of operation and mask support for TSX/TSX-NI from the CPUID instruction, preventing detection of TSX/TSX-NI by applications. System software may also enable the "Unsupported Software Development Mode", where RTM is fully active, but in this case RTM usage may be subject to the issues described earlier, and therefore this mode should not be enabled on production systems. On some systems RTM can't be re-enabled when SGX is active. HLE is always disabled.

According to Intel 64 and IA-32 Architectures Software Developer's Manual from May 2020, Volume 1, Chapter 2.5 Intel Instruction Set Architecture And Features Removed,[18] HLE has been removed from Intel products released in 2019 and later. RTM is not documented as removed. However, Intel 10th generation Comet Lake and Ice Lake client processors, which were released in 2020, do not support TSX/TSX-NI,[28][29][30][31][32] including both HLE and RTM. Engineering versions of Comet Lake processors were still retaining TSX/TSX-NI support.

In Intel Architecture Instruction Set Extensions Programming Reference revision 41 from October 2020,[33] a new TSXLDTRK instruction set extension was documented. It was first included in Sapphire Rapids processors released in January 2023.

See also

References

  1. ^ Richard M. Yoo; Christopher J. Hughes; Konrad Lai; Ravi Rajwar (November 2013). "Performance Evaluation of Intel Transactional Synchronization Extensions for High-Performance Computing" (PDF). intel-research.net. Archived from the original (PDF) on 2016-10-24. Retrieved 2013-11-14.
  2. ^ Tomas Karnagel; Roman Dementiev; Ravi Rajwar; Konrad Lai; Thomas Legler; Benjamin Schlegel; Wolfgang Lehner (February 2014). "Improving In-Memory Database Index Performance with Intel Transactional Synchronization Extensions" (PDF). software.intel.com. Retrieved 2014-03-03.
  3. ^ "Performance Evaluation of Intel Transactional Synchronization Extensions for High Performance Computing". supercomputing.org. November 2013. Archived from the original on 2013-10-29. Retrieved 2013-11-14.
  4. ^ "Benchmarks: Haswell's TSX and Memory Transaction Throughput (HLE and RTM)". sisoftware.co.uk. Retrieved 2013-11-14.
  5. ^ "Transactional Synchronization in Haswell". Software.intel.com. Retrieved 2012-02-07.
  6. ^ "Transactional memory going mainstream with Intel Haswell". Ars Technica. 2012-02-08. Retrieved 2012-02-09.
  7. ^ "The Core i7-4770K Review". Tom's Hardware. 2013-06-01. Retrieved 2012-06-03.
  8. ^ "Intel Comparison Table of Haswell Pentium, i3, i5, and i7 models". intel.com. Retrieved 2014-02-11.
  9. ^ a b Scott Wasson (2014-08-12). "Errata prompts Intel to disable TSX in Haswell, early Broadwell CPUs". techreport.com. Retrieved 2014-08-12.
  10. ^ a b "Desktop 4th Generation Intel Core Processor Family, Desktop Intel Pentium Processor Family, and Desktop Intel Celeron Processor Family: Specification Update (Revision 014)" (PDF). Intel. June 2014. p. 46. Retrieved 2014-08-13. Under a complex set of internal timing conditions and system events, software using the Intel TSX/TSX-NI (Transactional Synchronization Extensions) instructions may observe unpredictable system behavior.
  11. ^ "Breaking Kernel Address Space Layout Randomization with Intel TSX" (PDF). 2016.
  12. ^ Gareth Halfacree (2021-06-29). "Intel sticks another nail in the coffin of TSX with feature-disabling microcode update". The Register. Retrieved 2012-10-17.
  13. ^ Wooyoung Kim (2013-07-25). "Fun with Intel Transactional Synchronization Extensions". Intel. Retrieved 2013-11-12.
  14. ^ Sebastien Dabdoub; Stephen Tu. "Supporting Intel Transactional Synchronization Extensions in QEMU" (PDF). mit.edu. Retrieved 2013-11-12.
  15. ^ a b Johan De Gelas (2012-09-20). "Making Sense of the Intel Haswell Transactional Synchronization eXtensions". AnandTech. Retrieved 2013-10-20.
  16. ^ "Hardware Lock Elision Overview". intel.com. Archived from the original on 2013-10-29. Retrieved 2013-10-27.
  17. ^ a b David Kanter (2012-08-21). "Analysis of Haswell's Transactional Memory". Real World Technologies. Retrieved 2013-11-19.
  18. ^ a b "Intel 64 and IA-32 Architectures Software Developer's Manual Combined Volumes: 1, 2A, 2B, 2C, 3A, 3B, and 3C" (PDF). Intel. September 2013. p. 342. Retrieved 2013-11-19.
  19. ^ a b c "Intel 64 and IA-32 Architectures Optimization Reference Manual" (PDF). Intel. September 2013. p. 446. Retrieved 2013-11-19.
  20. ^ "Intel TSX implementation properties". Intel. 2013. Retrieved 2013-11-14. The processor tracks both the read-set addresses and the write-set addresses in the first level data cache (L1 cache) of the processor.
  21. ^ De Gelas, Johan (September 20, 2012). "Making Sense of the Intel Haswell Transactional Synchronization eXtensions". AnandTech. Retrieved 23 December 2013. The whole "CPU does the fine grained locks" is based upon tagging the L1 (64 B) cachelines and there are 512 of them to be specific (64 x 512 = 32 KB). There is only one "lock tag" per cacheline.
  22. ^ David Kanter (2012-08-21). "Haswell Transactional Memory Alternatives". Real World Technologies. Retrieved 2013-11-14.
  23. ^ Ian Cutress (2014-08-12). "Intel Disables TSX Instructions: Erratum Found in Haswell, Haswell-E/EP, Broadwell-Y". AnandTech. Retrieved 2014-08-30.
  24. ^ "Intel Core M Processor Family. Specification Update. December 2014. Revision 003. 330836-003" (PDF). Intel. December 2014. p. 10. Retrieved 2014-12-28. BDM53 1 E-0: X, F-0:, Status: Fixed ERRATA: Intel TSX Instructions Not Available. 1. Applies to Intel Core M-5Y70 processor. Intel TSX is supported on Intel Core M-5Y70 processor with Intel vPro Technology. Intel TSX is not supported on other processor SKUs.
  25. ^ "HiPEAC info" (PDF). p. 12. Archived from the original (PDF) on 2017-03-05.
  26. ^ "Performance Monitoring Impact of Intel® Transactional Synchronization Extension Memory Ordering Issue White Paper, June 2021, Revision 1.4" (PDF). Intel. 2021-06-12. p. 5. The October 2018 microcode update also disabled the HLE instruction prefix of Intel TSX and force all RTM transactions to abort when operating in Intel SGX mode or System Management Mode (SMM).
  27. ^ "Intel® Transactional Synchronization Extensions (Intel® TSX) Memory and Performance Monitoring Update for Intel® Processors". Intel. 2021-06-12.
  28. ^ "Intel® Core™ i9-10900K Processor specifications". Intel. 2020. Retrieved 2020-10-10.
  29. ^ "Intel® Core™ i9-10980HK Processor specifications". Intel. 2020. Retrieved 2020-10-10.
  30. ^ "Intel® Core™ i7-10810U Processor specifications". Intel. 2020. Retrieved 2020-10-10.
  31. ^ "Intel® Xeon® W-1290P Processor specifications". Intel. 2020. Retrieved 2020-10-10.
  32. ^ "Intel® Core™ i7-1068NG7 Processor specifications". Intel. 2020. Retrieved 2020-10-10.
  33. ^ "Intel® Architecture Instruction Set Extensions Programming Reference" (PDF). Intel. 2020. Retrieved 2020-10-21.

Further reading

  • Afek, Y.; Levy, A.; Morrison, A. (2014). Proceedings of the 2014 ACM symposium on Principles of distributed computing - PODC '14. Software-improved hardware lock elision, p. 212. doi:10.1145/2611462.2611482. ISBN 9781450329446. S2CID 16645370.. Software-based improvements to hardware lock-elision in Intel TSX.

Read other articles:

British barrister and Viscount The Right HonourableThe Viscount SimondsPC1953 photograph of Simonds by Sir Cecil BeatonLord High Chancellor of Great BritainIn office30 October 1951 – 18 October 1954Prime MinisterWinston ChurchillPreceded byThe Viscount JowittSucceeded byThe Viscount Kilmuir Personal detailsBorn28 November 1881 (1881-11-28)Reading, BerkshireDied28 June 1971(1971-06-28) (aged 89)Westminster, LondonNationalityBritishPolitical partyConservativeAlma materNew Coll…

Ini adalah nama Korea; marganya adalah Park. Park Eun-HyeLahir21 Februari 1978 (umur 45)Incheon, Korea SelatanPekerjaanAktris, modelNama KoreaHangul박은혜 Hanja朴恩惠 Alih AksaraBak Eun-hyeMcCune–ReischauerPak Un-hye Park Eun-hye (Hangul: 박은혜; lahir 21 Februari 1978) adalah aktris Korea Selatan. Dia menjadi terkenal setelah bermain dalam drama, Dae Jang Geum pada tahun 2003, sebagai teman baik Jang-Geum, Lee Yeon-seng. Dalam Dae Jang Geum, Karakter Park pada akhirnya …

Sandwich Tavern SandwichA tavern sandwich with cheeseAlternative namesLoosemeatTypeSandwichCourseMainPlace of originUnited StatesRegion or stateMidwestern United StatesServing temperature33C / 91FMain ingredientsBun, ground beef, onions A tavern sandwich (also called a loose meat sandwich or loosemeat) is a sandwich consisting of ground beef on a bun, sometimes mixed with sauteed onions, and sometimes topped with pickles, ketchup, mustard, raw onions, and/or cheese. Unlike a hamburger, a tavern'…

هذه المقالة يتيمة إذ تصل إليها مقالات أخرى قليلة جدًا. فضلًا، ساعد بإضافة وصلة إليها في مقالات متعلقة بها. (أغسطس 2023) علم الآثار والأنثروبولوجيا والتواصل بين النجوممعلومات عامةالناشر ناساتاريخ الإصدار 22 May 2014التقديمعدد الصفحات 300المعرفاتردمك 978-1-62683-013-4ديوي 999تعديل - تعديل مص…

21. Eurovision Song Contest Datum 3. April 1976 Austragungsland Niederlande Niederlande Austragungsort Nederlands Congresgebouw, Den Haag Austragender Fernsehsender Moderation Corry Brokken Pausenfüller Dutch Swing College Band Teilnehmende Länder 18 Gewinner Vereinigtes Konigreich Vereinigtes Königreich Siegertitel Brotherhood of Man: Save Your Kisses for Me Zurückkehrende Teilnehmer Griechenland 1975 Griechenland,Osterreich Österreich Zurückgezogene Teilnahme Malta…

ТорранкThorrenc Країна  Франція Регіон Овернь-Рона-Альпи  Департамент Ардеш  Округ Турнон-сюр-Рон Кантон Серр'єр Код INSEE 07321 Поштові індекси 07340 Координати 45°14′14″ пн. ш. 4°45′47″ сх. д.H G O Висота 197 - 400 м.н.р.м. Площа 3,67 км² Населення 255 (01-2020[1]) Густота 63,76 ос./км²…

German director, cultural politician and academic lecturer Hilmar HoffmannHoffmann in April 1989Born(1925-08-25)25 August 1925Bremen, GermanyDied1 June 2018(2018-06-01) (aged 92)Frankfurt, GermanyEducationFolkwang HochschuleOccupations Stage director Cultural politician City councillor in Frankfurt Lecturer Hilmar Hoffmann (25 August 1925 – 1 June 2018) was a German stage and film director, cultural politician and academic lecturer. He founded the International Short Film Festival Oberhau…

Indian TV series or programme Lakshmi KalyanamEnglishLakshmi Wedding GenreSoap operaWritten byNatraj JeganScreenplay byArunmohan (Dialogue)Directed byA. R. RameshStarring Yuvarani Deepika Sathiya Sai Ashwin Kumar Shyam Music byJohnson.ACountry of originIndiaOriginal languageTamilNo. of episodes98ProductionEditor Jones Camera setupMulti-cameraRunning timeapprox. 22–24 minutes per episodeOriginal releaseNetworkVijay TVRelease7 February 2017 (2017 2017-02-07) –23 June 2017 (…

Voce principale: Forze di polizia in Brasile. Polícia Militar Polizia militarePolizia militare dello Stato di São Paulo Descrizione generaleAttiva1834 - oggi Nazione Brasile TipoGendarmeria Riserva delle forze militari federali Dimensione400.000 unità SoprannomePM PatronoJoaquim José da Silva Xavier Battaglie/guerreGuerra di Rio de Janeiro della droga Anniversari21 aprile Fonti nel testo Voci su gendarmerie presenti su Wikipedia La polícia Militar do Brasil (Italiano: polizia militare)…

The third Mujib cabinet was formed on 16 March 1973 after the Bangladesh Awami League won the first general election of sovereign and independent Bangladesh with a vast majority.[1][2] Cabinet The cabinet was composed of the following ministers:[3] Portfolio Minister Took office Left office Party Ref Prime MinisterSheikh Mujibur Rahman16 March 197324 January 1975 AL Minister of AgricultureAbdus Samad Azad16 March 197324 January 1975 AL Minister of Co…

الهيكل الثانيمعلومات عامةصنف فرعي من معبد القدس الدِّين اليهودية الثقافة عبرانيون البلد مملكة يهوذا[1] تقع في التقسيم الإداري القدس الإحداثيات 31°46′41″N 35°14′07″E / 31.7781°N 35.2353°E / 31.7781; 35.2353 تاريخ الانتهاء 516 ق.م أحداث مهمة حصار القدس مخصص لـ يهوه الفترة الزمنية

Giave TzàveKomuneComune di GiaveLokasi Giave di Provinsi SassariNegara ItaliaWilayah SardiniaProvinsiSassari (SS)Pemerintahan • Wali kotaMaria Antonietta UrasLuas • Total47,07 km2 (18,17 sq mi)Ketinggian595 m (1,952 ft)Populasi (2016) • Total537[1]Zona waktuUTC+1 (CET) • Musim panas (DST)UTC+2 (CEST)Kode pos07010Kode area telepon079Situs webhttp://www.comune.giave.ss.it Giave (bahasa Sardinia: Tzàve) ada…

Artikel ini bukan mengenai sambal. SambarJenisKari dengan bumbu berlimpahTempat asalIndiaDaerahIndia Selatan, Sri LankaBahan utamaKaldu asam , lentil, sayuran  Media: Sambar Sambar (bahasa Tamil: [saːmbaːɾ], diromanisasi: Sāmbār) adalah sejenis rebusan/bubur/sup berbahan dasar sayuran lentil yang dimasak dengan kacang merpati dan kaldu asam. Sambar sangat populer di India dan banyak dijumpai dalam hidangan India Selatan dan Sri Lanka. Menurut sejarawan makanan K. T. Achaya, pe…

Majlis Bandaraya Petaling Jaya StadiumFormer namesMPPJ StadiumLocationPetaling Jaya, Selangor, MalaysiaOwnerPetaling Jaya City CouncilOperatorPetaling Jaya City CouncilCapacity25,000 (football)SurfaceGrassTrackConstructionOpened1996; 27 years ago (1996)Renovated2004; 19 years ago (2004)TenantsMPPJ Selangor (1996–2006)PKNS F.C. (2004–2015)Petaling Jaya Rangers (2011–2019)Petaling Jaya City F.C. (2014–2022)Selangor F.C. (2021–present)Malaysia The Petal…

Motor vehicle XPeng G3OverviewManufacturerXPengAlso calledG3i (facelift)Production2018–presentAssemblyZhengzhou, Henan, China(by Haima Automobile)Body and chassisClassCompact crossover SUVBody style5-door SUVLayoutFront-motor, front-wheel driveDual-motors Four-wheel drivePowertrainElectric motor2nd Generation Permanent Magnet Synchronous Motor, 145 kW (194 hp; 197 PS)Battery50.5 or 65.5 kWh lithium-ionRange401 km (249 mi) or 520 km (320 mi…

2011 live album by The Foreign ExchangeDear Friends: An Evening with the Foreign ExchangeLive album by The Foreign ExchangeReleasedJune 28, 2011RecordedFebruary 2011 SoundPure Studios (Durham, NC)GenreR&B, soulLength57:54Label+FE MusicProducerThe Foreign ExchangeThe Foreign Exchange chronology Authenticity(2010) Dear Friends: An Evening with the Foreign Exchange(2011) Love in Flying Colors(2013) Dear Friends: An Evening with the Foreign Exchange is the live album of duo The Foreign E…

Japanese manga artist and musician Naoki UrasawaNaoki Urasawa at the 2012 Japan Expo, ParisBornNaoki Urasawa浦沢 直樹 (1960-01-02) January 2, 1960 (age 63)Fuchū, Tokyo, JapanOccupationManga artist, musician, TV and radio presenterEducationMeisei UniversitySubjectSeinen mangaYears active1981–presentNotable works20th Century BoysMonsterPlutoBilly BatYawara!Master KeatonHappy!Notable awardsShogakukan Manga Award (1989, 2000, 2002)Tezuka Osamu Cultural Prize (1999, 2005) Naoki Urasa…

Surah ke-59al-Hasyr PengusiranTeks ArabTerjemahan KemenagKlasifikasiMadaniyahJuzJuz 28Jumlah ruku3 ruku'Jumlah ayat24 ayat Surah Al-Hasyr (Arab: الحشر, Pengusiran) adalah surah ke-59 dalam al-Qur'an. Surah ini tergolong surah Madaniyah yang terdiri atas 24 ayat. Dinamakan Al Hasyr yang berarti pengusiran diambil dari perkataan Al Hasyr yang terdapat pada ayat ke-2 surat ini. Di dalam surat ini disebutkan kisah pengusiran suatu suku Yahudi yang bernama Bani Nadhir yang berdiam di sekitar kot…

English ornithologist This article relies largely or entirely on a single source. Relevant discussion may be found on the talk page. Please help improve this article by introducing citations to additional sources.Find sources: Grace Hickling – news · newspapers · books · scholar · JSTOR (June 2020) Grace Hickling MBE (10 August 1908 – 30 December 1986) was an English ornithologist known for studying wildlife on the Farne Islands, in the North Sea of…

1986 opera by Harrison Birtwhistle The Mask of OrpheusOpera by Harrison BirtwistleThe composer in 2008LibrettistPeter ZinovieffLanguageEnglishBased onOrpheus mythPremiere21 May 1986 (1986-05-21)English National Opera, London The Mask of Orpheus is an opera with music by Harrison Birtwistle, electronic music realised by Barry Anderson and a libretto by Peter Zinovieff. It was premiered in London at the English National Opera on 21 May 1986 to great critical acclaim.[1] A re…

Kembali kehalaman sebelumnya

Lokasi Pengunjung: 18.119.117.158