The R6000 is a microprocessor chip set developed by MIPS Computer Systems that implemented the MIPS IIinstruction set architecture (ISA). The chip set consisted of the R6000 microprocessor, R6010 floating-point unit and R6020 system bus controller. The R6000 was the first implementation of the MIPS II ISA.
The R6000 was implemented with emitter-coupled logic (ECL). In the mid- to late 1980s, the trend was to implement high-end microprocessors with high-speed logic such as ECL. As MIPS was a fabless company, the R6000 chip set was fabricated by Bipolar Integrated Technology (BIT) who had acted as a foundry for MIPS since November 1989. However, manufacturing issues that had caused "sporadic deliveries" of the R6000 to MIPS Computer Systems resulted in contractual restrictions being imposed on BIT, preventing the company from supplying other potential customers. Such issues, which had persisted for over a year, were reportedly resolved in 1991, enabling BIT to seek other customers for the product and, as part of its separate licensing agreement with MIPS, to be able to manufacture and sell customised versions of the chip.[1]
The R6000 had few users. Control Data Systems (CDS) used an 80 MHz version in their high-end 4680-300 Series InforServer server. MIPS used the R6000 in their RC6260 and RC6280 servers.[2] One review of the RC6280 published in early 1991 described the product as "the single fastest system we have tested for CPU and FPU performance", enabling a "premium price" to be charged, with such pricing starting from $150,000 for the base configuration. However, delivery times for certain models were estimated at "several months" due to supply uncertainties with the processor.[3]